

## 20A Analog MicroDLynx<sup>™</sup>: Non-Isolated DC-DC Power Modules

3Vdc –14.4Vdc input; 0.45Vdc to 5.5Vdc output; 20A Output Current





## **RoHS Compliant**

### **Applications**

- Distributed power architectures
- Intermediate bus voltage applications
- Telecommunications equipment
- Servers and storage applications
- Networking equipment
- Industrial equipment



## Features

- Compliant to RoHS EU Directive 2002/95/EC (Z versions)
- Compatible in a Pb-free or SnPb reflow environment (Z versions)
- Compliant to IPC-9592 (September 2008), Category 2, Class II
- DOSA based
- Wide Input voltage range (3Vdc-14.4Vdc)
- Output voltage programmable from 0.45Vdc to 5.5Vdc via external resistor
- Tunable Loop<sup>™</sup> to optimize dynamic output voltage response
- Flexible output voltage sequencing EZ-SEQUENCE
- Power Good signal
- Fixed switching frequency with capability of external synchronization
- Output over current protection (non-latching)
- Over temperature protection
- Remote On/Off
- Ability to sink and source current
- Cost efficient open frame design
- Small size: 20.32 mm x 11.43 mm x 8.5 mm (0.8 in x 0.45 in x 0.334 in)
- Wide operating temperature range [-40°C to 85°C]
- UL\* 60950-1 2<sup>nd</sup> Ed. Recognized, CSA<sup>†</sup> C22.2 No. 60950-1-07 Certified, and VDE<sup>‡</sup> (EN60950-1 2<sup>nd</sup> Ed.) Licensed
- ISO\*\* 9001 and ISO 14001 certified manufacturing facilities

## Description

The 20A Analog MicroDLynx<sup>TM</sup> power modules are non-isolated dc-dc converters that can deliver up to 20A of output current. These modules operate over a wide range of input voltage ( $V_{IN} = 3Vdc-14.4Vdc$ ) and provide a precisely regulated output voltage from 0.6Vdc to 5.5Vdc, programmable via an external resistor. Features include remote On/Off, adjustable output voltage, over current and over temperature protection. The module also includes the Tunable Loop<sup>TM</sup> feature that allows the user to optimize the dynamic response of the converter to match the load with reduced amount of output capacitance leading to savings on cost and PWB area.

- \* UL is a registered trademark of Underwriters Laboratories, Inc.
- <sup>†</sup> CSA is a registered trademark of Canadian Standards Association.
- <sup>‡</sup> VDE is a trademark of Verband Deutscher Elektrotechniker e.V.
- $^{\star\star}$  ISO is a registered trademark of the International Organization of Standards

http://power.saaer.com/ae-enerav-UVT020A0X-dc-dc-converter.html







## **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only, functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect the device reliability.

| Parameter                            | Device | Symbol           | Min  | Max | Unit |
|--------------------------------------|--------|------------------|------|-----|------|
| Input Voltage                        | All    | V <sub>IN</sub>  | -0.3 | 15  | V    |
| Continuous                           |        |                  |      |     |      |
| SEQ, SYNC, VS+                       | All    |                  |      | 7   | V    |
| Operating Ambient Temperature        | All    | TA               | -40  | 85  | °C   |
| (see Thermal Considerations section) |        |                  |      |     |      |
| Storage Temperature                  | All    | T <sub>stg</sub> | -55  | 125 | °C   |

## **Electrical Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage, resistive load, and temperature conditions.

| Parameter                                                                                                                                              | Device                          | Symbol                   | Min | Тур  | Max  | Unit             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------|-----|------|------|------------------|
| Operating Input Voltage                                                                                                                                | All                             | V <sub>IN</sub>          | 3   | _    | 14.4 | Vdc              |
| Maximum Input Current                                                                                                                                  | All                             | l <sub>IN,max</sub>      |     | ĺ    | 19   | Adc              |
| ( $V_{IN}$ =3V to 14V, $I_0$ = $I_{0, max}$ )                                                                                                          |                                 |                          |     |      |      |                  |
| Input No Load Current                                                                                                                                  | V <sub>O,set</sub> = 0.6<br>Vdc | IIN,No load              |     | 69   |      | mA               |
| $(V_{IN} = 12Vdc, I_0 = 0, module enabled)$                                                                                                            | V <sub>0,set</sub> =<br>5Vdc    | I <sub>IN,No</sub> load  |     | 134  |      | mA               |
| Input Stand-by Current<br>( $V_{IN} = 12Vdc$ , module disabled)                                                                                        | All                             | I <sub>IN,stand-by</sub> |     | 16.4 |      | mA               |
| Inrush Transient                                                                                                                                       | All                             | l²t                      |     |      | 1    | A <sup>2</sup> s |
| Input Reflected Ripple Current, peak-to-peak<br>(5Hz to 20MHz, 1µH source impedance; V <sub>IN</sub> =0 to 14V. Io= Iomax;<br>See Test Configurations) | All                             |                          |     | 50   |      | mAp-p            |
| Input Ripple Rejection (120Hz)                                                                                                                         | All                             |                          |     | -64  |      | dB               |





## Electrical Specifications (continued)

| Parameter                                                                                                                                                              | Device                       | Symbol              | Min  | Тур  | Max   | Unit                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------|------|------|-------|-----------------------|
| Output Voltage Set-point (with 0.1% tolerance for external resistor used to set output voltage)                                                                        | All                          | V <sub>O, set</sub> | -1.0 |      | +1.0  | % V <sub>O, set</sub> |
| Output Voltage (Over all operating input voltage, resistive load, and temperature conditions until end of life)                                                        | All                          | V <sub>O, set</sub> | -3.0 |      | +3.0  | % V <sub>O, set</sub> |
| Adjustment Range (selected by an external resistor)<br>(Some output voltages may not be possible depending on the<br>input voltage – see Feature Descriptions Section) | All                          | Vo                  | 0.6  |      | 5.5   | Vdc                   |
| Remote Sense Range                                                                                                                                                     | All                          |                     |      |      | 0.5   | Vdc                   |
| Output Regulation (for $V_0 \ge 2.5Vdc$ )                                                                                                                              |                              |                     |      |      |       |                       |
| Line ( $V_{IN}=V_{IN, min}$ to $V_{IN, max}$ )                                                                                                                         | All                          |                     |      | _    | +0.4  | % V <sub>O, set</sub> |
| Load (I <sub>0</sub> =I <sub>0, min</sub> to I <sub>0, max</sub> )                                                                                                     | All                          |                     |      |      | 10    | mV                    |
| Output Regulation (for $V_0 < 2.5$ Vdc)                                                                                                                                |                              |                     |      |      |       |                       |
| Line (V_IN=V_IN, min to V_IN, max)                                                                                                                                     | All                          |                     |      |      | 5     | mV                    |
| Load (Io=Io, min to Io, max)                                                                                                                                           | All                          |                     |      |      | 10    | mV                    |
| Temperature ( $T_{ref}=T_{A, min}$ to $T_{A, max}$ )                                                                                                                   | All                          |                     |      |      | 0.4   | % V <sub>O, set</sub> |
| Output Ripple and Noise on nominal output ( $V_{IN}=V_{IN, nom}$ and $I_0=I_{0, min}$ to $I_{0, max}$ Co = 0.1 $\mu$ F // 22 $\mu$ F ceramic capacitors)               |                              |                     |      |      |       |                       |
| Peak-to-Peak (5Hz to 20MHz bandwidth)                                                                                                                                  | All                          |                     | _    | 50   | 100   | $mV_{\text{pk-pk}}$   |
| RMS (5Hz to 20MHz bandwidth)                                                                                                                                           | All                          |                     |      | 20   | 38    | mV <sub>rms</sub>     |
| External Capacitance <sup>1</sup>                                                                                                                                      |                              |                     |      |      |       |                       |
| Without the Tunable Loop™                                                                                                                                              |                              |                     |      |      |       |                       |
| ESR≥1 mΩ                                                                                                                                                               | All                          | C <sub>O, max</sub> | 2x47 |      | 2x47  | μF                    |
| With the Tunable Loop™                                                                                                                                                 |                              |                     |      |      |       |                       |
| ESR ≥ 0.15 mΩ                                                                                                                                                          | All                          | C <sub>O, max</sub> | 2x47 |      | 1000  | μF                    |
| $\text{ESR} \ge 10 \text{ m}\Omega$                                                                                                                                    | All                          | C <sub>O, max</sub> | 2x47 |      | 10000 | μF                    |
| Output Current (in either sink or source mode)                                                                                                                         | All                          | lo                  | 0    |      | 20    | Adc                   |
| Output Current Limit Inception (Hiccup Mode)<br>(current limit does not operate in sink mode)                                                                          | All                          | I <sub>O, lim</sub> |      | 130  |       | % l <sub>o,max</sub>  |
| Output Short-Circuit Current                                                                                                                                           | All                          | I <sub>O, s/c</sub> |      | 1.4  |       | Arms                  |
| (V₀≤250mV) ( Hiccup Mode )                                                                                                                                             |                              |                     |      |      |       |                       |
| Efficiency                                                                                                                                                             | V <sub>O,set</sub> = 0.6Vdc  | η                   |      | 79.2 |       | %                     |
| V <sub>IN</sub> = 12Vdc, T <sub>A</sub> =25°C                                                                                                                          | V <sub>O, set</sub> = 1.2Vdc | η                   |      | 87.1 |       | %                     |
| Io=Io, max , Vo= Vo,set                                                                                                                                                | V <sub>O,set</sub> = 1.8Vdc  | η                   |      | 90.4 |       | %                     |
|                                                                                                                                                                        | V <sub>O,set</sub> = 2.5Vdc  | η                   |      | 92.6 |       | %                     |
|                                                                                                                                                                        | V <sub>O,set</sub> = 3.3Vdc  | η                   |      | 93.8 |       | %                     |
|                                                                                                                                                                        | V <sub>0,set</sub> = 5.0Vdc  | η                   |      | 95.2 |       | %                     |
| Switching Frequency                                                                                                                                                    | All                          | f <sub>sw</sub>     |      | 500  |       | kHz                   |

<sup>1</sup> External capacitors may require using the new Tunable Loop™ feature to ensure that the module is stable as well as getting the best transient response. See the Tunable Loop™ section for details.





## Electrical Specifications (continued)

| Parameter                       | Device | Symbol               | Min | Тур | Max | Unit |
|---------------------------------|--------|----------------------|-----|-----|-----|------|
| Frequency Synchronization       | All    |                      |     |     |     |      |
| Synchronization Frequency Range | All    |                      | 425 |     | 600 | kHz  |
| High-Level Input Voltage        | All    | VIH                  | 2.0 |     |     | V    |
| Low-Level Input Voltage         | All    | VIL                  |     |     | 0.4 | V    |
| Input Current, SYNC             | All    | Isync                |     |     | 100 | nA   |
| Minimum Pulse Width, SYNC       | All    | tsync                | 100 |     |     | ns   |
| Maximum SYNC rise time          | All    | t <sub>sync_sh</sub> | 100 |     |     | ns   |

## **General Specifications**

| Parameter                                                                       | Device | Min | Тур            | Max | Unit    |
|---------------------------------------------------------------------------------|--------|-----|----------------|-----|---------|
| Calculated MTBF (I_0=0.8I_0, _max, T_A=40°C) Telecordia Issue 2 Method 1 Case 3 | All    |     | 15,45<br>5,614 |     | Hours   |
| Weight                                                                          |        | _   | 4.54<br>(0.16) |     | g (oz.) |

## **Feature Specifications**

Unless otherwise indicated, specifications apply overall operating input voltage, resistive load, and temperature conditions. See Feature Descriptions for additional information.

| Parameter                                                                  | Device | Symbol | Min  | Тур | Max                  | Unit |
|----------------------------------------------------------------------------|--------|--------|------|-----|----------------------|------|
| On/Off Signal Interface                                                    |        |        |      |     |                      |      |
| (V_{IN}=V_{IN,min} to $V_{IN,max}$ ; open collector or equivalent,         |        |        |      |     |                      |      |
| Signal referenced to GND)                                                  |        |        |      |     |                      |      |
| Device code with suffix "4" – Positive Logic (See Ordering<br>Information) |        |        |      |     |                      |      |
| Logic High (Module ON)                                                     |        |        |      |     |                      |      |
| Input High Current                                                         | All    | Ін     |      |     | 1                    | mA   |
| Input High Voltage                                                         | All    | Vін    | 2    |     | V <sub>IN,max</sub>  | V    |
| Logic Low (Module OFF)                                                     |        |        |      |     |                      |      |
| Input Low Current                                                          | All    | lı.    | _    |     | 1                    | mA   |
| Input Low Voltage                                                          | All    | VIL    | -0.2 |     | 0.6                  | V    |
| Device Code with no suffix – Negative Logic (See Ordering<br>Information)  |        |        |      |     |                      |      |
| (On/OFF pin is open collector/drain logic input with                       |        |        |      |     |                      |      |
| external pull-up resistor; signal referenced to GND)                       |        |        |      |     |                      |      |
| Logic High (Module OFF)                                                    |        |        |      |     |                      |      |
| Input High Current                                                         | All    | Ін     | _    | —   | 1                    | mA   |
| Input High Voltage                                                         | All    | Vін    | 2    | _   | V <sub>IN, max</sub> | Vdc  |
| Logic Low (Module ON)                                                      |        |        |      |     |                      |      |
| Input low Current                                                          | All    | lı∟    | -    | -   | 10                   | μΑ   |
| Input Low Voltage                                                          | All    | VIL    | -0.2 | _   | 0.6                  | Vdc  |



## Feature Specifications (cont.)

| Parameter                                                                                                                                                                        | Device | Symbol           | Min | Тур  | Max  | Units                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|-----|------|------|-----------------------|
| Turn-On Delay and Rise Times                                                                                                                                                     |        |                  |     |      |      |                       |
| (V_{IN}=V_{IN,nom,}I_{O}=I_{O,max},V_{O} to within ±1% of steady state)                                                                                                          |        |                  |     |      |      |                       |
| Case 1: On/Off input is enabled and then input power is applied (delay from instant at which $V_{IN} = V_{IN, min}$ until $V_0 = 10\%$ of $V_{0, set}$ )                         | All    | Tdelay           | _   | 1.2  | _    | msec                  |
| Case 2: Input power is applied for at least one second and then the On/Off input is enabled (delay from instant at which Von/Off is enabled until $V_0 = 10\%$ of $V_{0, set}$ ) | All    | Tdelay           | _   | 0.8  | _    | msec                  |
| Output voltage Rise time (time for $V_0$ to rise from 10% of Vo, set to 90% of Vo, set)                                                                                          | All    | Trise            | _   | 2.7  | _    | msec                  |
| Output voltage overshoot ( $T_A = 25^{\circ}C$<br>$V_{IN} = V_{IN, min}$ to $V_{IN, max}$ , $I_O = I_{O, min}$ to $I_{O, max}$ )<br>With or without maximum external capacitance |        |                  |     |      | 3.0  | % V <sub>O, set</sub> |
| Over Temperature Protection<br>(See Thermal Considerations section)                                                                                                              | All    | T <sub>ref</sub> |     |      | 120  | °C                    |
| Tracking Accuracy (Power-Up: 2V/ms)                                                                                                                                              | All    | Vseq –Vo         |     |      | 100  | mV                    |
| (Power-Down: 2V/ms)                                                                                                                                                              | All    | Vseq –Vo         |     |      | 100  | mV                    |
| (VIN, min to VIN, max; Io, min to Io, max VSEQ $<$ Vo)                                                                                                                           |        |                  |     |      |      |                       |
| Input Undervoltage Lockout                                                                                                                                                       |        |                  |     |      |      |                       |
| Turn-on Threshold                                                                                                                                                                | All    |                  |     |      | 3.25 | Vdc                   |
| Turn-off Threshold                                                                                                                                                               | All    |                  | 2.6 |      |      | Vdc                   |
| Hysteresis                                                                                                                                                                       | All    |                  |     | 0.25 |      | Vdc                   |
| Resolution of Adjustable Input Under Voltage Threshold                                                                                                                           | All    |                  |     |      | 500  | mV                    |
| PGOOD (Power Good)                                                                                                                                                               |        |                  |     |      |      |                       |
| Signal Interface Open Drain, $V_{supply} \leq 5VDC$                                                                                                                              |        |                  |     |      |      |                       |
| Overvoltage threshold for PGOOD ON                                                                                                                                               | All    |                  |     | 108  |      | %V <sub>O, set</sub>  |
| Overvoltage threshold for PGOOD OFF                                                                                                                                              | All    |                  |     | 105  |      | %V <sub>O, set</sub>  |
| Undervoltage threshold for PGOOD ON                                                                                                                                              | All    |                  |     | 110  |      | %V <sub>O, set</sub>  |
| Undervoltage threshold for PGOOD OFF                                                                                                                                             | All    |                  |     | 90   |      | %V <sub>O, set</sub>  |
| Pulldown resistance of PGOOD pin                                                                                                                                                 | All    |                  |     |      | 50   | Ω                     |
| Sink current capability into PGOOD pin                                                                                                                                           | All    |                  |     |      | 5    | mA                    |

\* Over temperature Warning – Warning may not activate before alarm and unit may shutdown before warning

http://power.sager.com/ge-energy-UVT020A0X-dc-dc-converter.html







The following figures provide typical characteristics for the 20A Analog MicroDLynx™ at 0.6Vo and 25°C.





TIME, t (1µs/div)







Figure 2. Derating Output Current versus Ambient Temperature and Airflow.



#### TIME, t (20µs /div)

Figure 4. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout= 1x47uF +11x330uF CTune=47nF, RTune=178 ohms



TIME, t (2ms/div)

OUTPUT VOLTAGE Vo (V) (10mV/div)

> OUTPUT CURRENT, Io (A) (10Adiv)





The following figures provide typical characteristics for the 20A AnalogI MicroDLynx™ at 1.2Vo and 25°C.

OUTPUT CURRENT, Io (A)





TIME, t (1µs/div)











#### TIME, t (20µs /div)

Figure 10. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout= 1x47uF +5x330uF, CTune=10nF & RTune=178 ohms

(866) 588-1750 power@sager.com http://power.sager.com

http://power.sager.com/ge-energy-UVT020A0X-dc-dc-converter.html





The following figures provide typical characteristics for the 20A Analog MicroDLynx™ at 1.8Vo and 25°C.

OUTPUT CURRENT, IO (A)





TIME, t (1µs/div)











#### TIME, t (20µs /div)

Figure 16. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout= 2x47uF +3x330uF, CTune=5600pF & RTune=220 ohms



http://power.sager.com/ge-energy-UVT020A0X-dc-dc-converter.html





The following figures provide typical characteristics for the 20A Analog MicroDLynx™ at 2.5Vo and 25°C.

OUTPUT CURRENT, Io (A)

Vo (V) (20mV/div)

lo (A) (10Adiv)





TIME, t (1µs/div)











#### TIME, t (20µs /div)

Figure 22. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout= 2x47uF +2x330uF, CTune=3300pF & RTune=220 ohms

Click below for more details, to buy on-line or request volume pricing: http://power.sager.com/ge-energy-UVT020A0X-dc-dc-converter.html

**(866) 588-1750** power@sager.com http://power.sager.com





The following figures provide typical characteristics for the 20A Analog MicroDLynx™ at 3.3Vo and 25°C.





TIME, t (1µs/div)









Vo (V) (50mV/div)



#### TIME, t (20µs /div)

Figure 28 Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout= 5x47uF +1x330uF, CTune=2200pF & RTune=220 ohms



http://power.sager.com/ge-energy-UVT020A0X-dc-dc-converter.html

(866) 588-1750 p o w e r @ s a g e r . c o m http://power.sager.com









TIME, t (1µs/div)





Vo (V) (50mV/div)



Figure 32. Derating Output Current versus Ambient Temperature and Airflow.



#### TIME, t (20µs /div)

Figure 34. Transient Response to Dynamic Load Change from 50% to 100% at 12Vin, Cout= 8x47uF, CTune=1500pF & RTune=220 ohms

> (866) 588-1750 power@sager.com http://power.sager.com

http://power.sager.com/ge-energy-UVT020A0X-dc-dc-converter.html



## **Design Considerations**

#### **Input Filtering**

The 20A Analog MicroDLynx<sup>™</sup> module should be connected to a low ac-impedance source. A highly inductive source can affect the stability of the module. An input capacitance must be placed directly adjacent to the input pin of the module, to minimize input ripple voltage and ensure module stability.

To minimize input voltage ripple, ceramic capacitors are recommended at the input of the module. Figure 37 shows the input ripple voltage for various output voltages at 20A of load current with  $2x22 \ \mu$ F or  $3x22 \ \mu$ F ceramic capacitors and an input of 12V.



#### Output Voltage (Vdc)

Figure 37. Input ripple voltage for various output voltages with 2x22  $\mu F$  or 3x22  $\mu F$  ceramic capacitors at the input (20A load). Input voltage is 12V.

#### **Output Filtering**

These modules are designed for low output ripple voltage and will meet the maximum output ripple specification with 0.1  $\mu$ F ceramic and 2x47  $\mu$ F ceramic capacitors at the output of the module. However, additional output filtering may be required by the system designer for a number of reasons. First, there may be a need to further reduce the output ripple and noise of the module. Second, the dynamic response characteristics may need to be customized to a particular load step change.

To reduce the output ripple and improve the dynamic response to a step load change, additional capacitance at the output can be used. Low ESR polymer and ceramic capacitors are recommended to improve the dynamic response of the module. Figure 38 provides output ripple information for different external capacitance values at various Vo and a full load current of 20A. For stable operation of the module, limit the capacitance to less than the maximum output capacitance as specified in the electrical specification table. Optimal performance of the module can be achieved by using the Tunable Loop™ feature described later in this data sheet.

70 2x47uF Ext Cap 4x47uF Ext Cap 60 6x47uF Ext Cap 8x47uF Ext Cap 50 **Ripple (mVp-p)** 30 30 30 10 0 0.5 1 1.5 2 2.5 3 3.5 4 4.5 5 **Output Voltage(Volts)** 

Figure 38. Output ripple voltage for various output voltages with external 2x47  $\mu$ F, 4x47  $\mu$ F or 6x47  $\mu$ F ceramic capacitors at the output (20A load). Input voltage is 12V.

## **Safety Considerations**

For safety agency approval the power module must be installed in compliance with the spacing and separation requirements of the end-use safety agency standards, i.e., UL 60950-1 2nd, CSA C22.2 No. 60950-1-07, DIN EN 60950-1:2006 + A11 (VDE0805 Teil 1 + A11):2009-11; EN 60950-1:2006 + A11:2009-03.

For the converter output to be considered meeting the requirements of safety extra-low voltage (SELV), the input must meet SELV requirements. The power module has extra-low voltage (ELV) outputs when all inputs are ELV.

The UDT020A0X series were tested using an external Littelfuse 456 series fast-acting fuse rated at 30 A, 100 Vdc in the ungrounded input.



GE Critical Power UVTO20A0X SERIES 20 Amp POL DC-DC Converter

Measures: 0.80 x 0.45 x 0.33"



## **Analog Feature Descriptions**

#### Remote On/Off

The 20A Analog MicroDLynx<sup>™</sup> power modules feature an On/Off pin for remote On/Off operation. Two On/Off logic options are available. In the Positive Logic On/Off option, (device code suffix "4" – see Ordering Information), the module turns ON during a logic High on the On/Off pin and turns OFF during a logic Low. With the Negative Logic On/Off option, (no device code suffix, see Ordering Information), the module turns OFF during logic High and ON during logic Low. The On/Off signal should be always referenced to ground. For either On/Off logic option, leaving the On/Off pin disconnected will turn the module ON when input voltage is present.

For positive logic modules, the circuit configuration for using the On/Off pin is shown in Figure 39. When the external transistor Q2 is in the OFF state, the internal transistor Q7 is turned ON, which turn Q3 OFF which keeps Q6 OFF and Q5 OFF. This allows the internal PWM #Enable signal to be pulled up by the internal 3.3V, thus turning the module ON. When transistor Q2 is turned ON, the On/Off pin is pulled low, which turns Q7 OFF which turns Q3, Q6 and Q5 ON and the internal PWM #Enable signal is pulled low and the module is OFF. A suggested value for R<sub>pullup</sub> is  $20k\Omega$ .

For negative logic On/Off modules, the circuit configuration is shown in Fig. 40. The On/Off pin should be pulled high with an external pull-up resistor (suggested value for the 3V to 14V input range is 20Kohms). When transistor Q2 is in the OFF state, the On/Off pin is pulled high, transistor Q3 is turned ON. This turns Q6 ON, followed by Q5 turning ON which pulls the internal ENABLE low and the module is OFF. To turn the module ON, Q2 is turned ON pulling the On/Off pin low, turning transistor Q3 OFF, which keeps Q6 and Q5 OFF resulting in the PWM Enable pin going high.



Figure 39. Circuit configuration for using positive On/Off logic.



#### Monotonic Start-up and Shutdown

The module has monotonic start-up and shutdown behavior for any combination of rated input voltage, output current and operating temperature range.

#### Startup into Pre-biased Output

The module can start into a prebiased output as long as the prebias voltage is 0.5V less than the set output voltage.

#### Analog Output Voltage Programming

The output voltage of the module is programmable to any voltage from 0.6dc to 5.5Vdc by connecting a resistor between the Trim and SIG\_GND pins of the module. Certain restrictions apply on the output voltage set point depending on the input voltage. These are shown in the Output Voltage vs. Input Voltage Set Point Area plot in Fig. 41. The Upper Limit curve shows that for output voltages lower than 1V, the input voltage must be lower than the maximum of 14.4V. The Lower Limit curve shows that for output voltages higher than 0.6V, the input voltage needs to be larger than the minimum of 3V.



Figure 41. Output Voltage vs. Input Voltage Set Point Area plot showing limits where the output voltage can be set for different input voltages.



**Caution** – Do not connect SIG\_GND to GND elsewhere in the layout



Without an external resistor between Trim and SIG\_GND pins, the output of the module will be 0.6Vdc. To calculate the value of the trim resistor, *Rtrim* for a desired output voltage, should be as per the following equation:

$$Rtrim = \left[\frac{12}{(Vo - 0.6)}\right] k\Omega$$

Rtrim is the external resistor in  $k\Omega$ 

Vo is the desired output voltage.

Table 1 provides Rtrim values required for some common output voltages.

| Τa | bl | e | 1 |
|----|----|---|---|
|    |    |   |   |

| V <sub>O, set</sub> (V) | Rtrim (KΩ) |
|-------------------------|------------|
| 0.6                     | Open       |
| 0.9                     | 40         |
| 1.0                     | 30         |
| 1.2                     | 20         |
| 1.5                     | 13.33      |
| 1.8                     | 10         |
| 2.5                     | 6.316      |
| 3.3                     | 4.444      |
| 5.0                     | 2.727      |

#### **Remote Sense**

The power module has a Remote Sense feature to minimize the effects of distribution losses by regulating the voltage between the sense pins (VS+ and VS-). The voltage drop between the sense pins and the VOUT and GND pins of the module should not exceed 0.5V.

#### Analog Voltage Margining

Output voltage margining can be implemented in the module by connecting a resistor, R<sub>margin-up</sub>, from the Trim pin to the ground pin for margining-up the output voltage and by connecting a resistor, R<sub>margin-down</sub>, from the Trim pin to output pin for margining-down. Figure 43 shows the circuit configuration for output voltage margining. The POL Programming Tool, available at www.lineagepower.com under the Downloads section, also calculates the values of R<sub>margin-up</sub> and R<sub>margin-down</sub> for a specific output voltage and % margin. Please consult your local Lineage Power technical representative for additional details.



# Figure 43. Circuit Configuration for margining Output voltage.

#### **Output Voltage Sequencing**

The power module includes a sequencing feature, EZ-SEQUENCE that enables users to implement various types of output voltage sequencing in their applications. This is accomplished via an additional sequencing pin. When not using the sequencing feature, leave it unconnected.

The voltage applied to the SEQ pin should be scaled down by the same ratio as used to scale the output voltage down to the reference voltage of the module. This is accomplished by an external resistive divider connected across the sequencing voltage before it is fed to the SEQ pin as shown in Fig. 44. In addition, a small capacitor (suggested value 100pF) should be connected across the lower resistor R1.

For all DLynx modules, the minimum recommended delay between the ON/OFF signal and the sequencing signal is 10ms to ensure that the module output is ramped up according to the sequencing signal. This ensures that the module soft-start routine is completed before the sequencing signal is allowed to ramp up.



# Figure 44. Circuit showing connection of the sequencing signal to the SEQ pin.

When the scaled down sequencing voltage is applied to the SEQ pin, the output voltage tracks this voltage until the output reaches the set-point voltage. The final value of the sequencing voltage must be set higher than the set-point voltage of the module. The output voltage follows the sequencing voltage on a one-to-one basis. By connecting



multiple modules together, multiple modules can track their output voltages to the voltage applied on the SEQ pin.

To initiate simultaneous shutdown of the modules, the SEQ pin voltage is lowered in a controlled manner. The output voltage of the modules tracks the voltages below their setpoint voltages on a one-to-one basis. A valid input voltage must be maintained until the tracking and output voltages reach ground potential.

#### **Overcurrent Protection**

To provide protection in a fault (output overload) condition, the unit is equipped with internal current-limiting circuitry and can endure current limiting continuously. At the point of current-limit inception, the unit enters hiccup mode. The unit operates normally once the output current is brought back into its specified range.

#### **Overtemperature Protection**

To provide protection in a fault condition, the unit is equipped with a thermal shutdown circuit. The unit will shut down if the overtemperature threshold of  $120^{\circ}C(typ)$  is exceeded at the thermal reference point  $T_{ref}$ . Once the unit goes into thermal shutdown it will then wait to cool before attempting to restart.

#### Input Undervoltage Lockout

At input voltages below the input undervoltage lockout limit, the module operation is disabled. The module will begin to operate at an input voltage above the undervoltage lockout turn-on threshold.

#### **Synchronization**

The module switching frequency can be synchronized to a signal with an external frequency within a specified range. Synchronization can be done by using the external signal applied to the SYNC pin of the module as shown in Fig. 45, with the converter being synchronized by the rising edge of the external signal. The Electrical Specifications table specifies the requirements of the external SYNC signal. If the SYNC pin is not used, the module should free run at the default switching frequency. **If synchronization is not being used, connect the SYNC pin to GND**.



Figure 45. External source connections to synchronize switching frequency of the module.

#### **Dual Layout**

Identical dimensions and pin layout of Analog and Digital MicroDLynx modules permit migration from one to the other without needing to change the layout. In both cases the trim resistor is connected between trim and signal ground. The output of the analog module cannot be trimmed down to 0.45V

#### **Power Good**

The module provides a Power Good (PGOOD) signal that is implemented with an open-drain output to indicate that the output voltage is within the regulation limits of the power module. The PGOOD signal will be de-asserted to a low state if any condition such as overtemperature, overcurrent or loss of regulation occurs that would result in the output voltage going  $\pm 10\%$  outside the setpoint value. The PGOOD terminal can be connected through a pullup resistor (suggested value 100K $\Omega$ ) to a source of 5VDC or lower.





#### Tunable Loop™

The module has a feature that optimizes transient response of the module called Tunable  $Loop^{TM}$ .

External capacitors are usually added to the output of the module for two reasons: to reduce output ripple and noise (see Figure 38) and to reduce output voltage deviations from the steady-state value in the presence of dynamic load current changes. Adding external capacitance however affects the voltage control loop of the module, typically causing the loop to slow down with sluggish response. Larger values of external capacitance could also cause the module to become unstable.

The Tunable Loop<sup>™</sup> allows the user to externally adjust the voltage control loop to match the filter network connected to the output of the module. The Tunable Loop<sup>™</sup> is implemented by connecting a series R-C between the VS+ and TRIM pins of the module, as shown in Fig. 46. This R-C allows the user to externally adjust the voltage loop feedback compensation of the module.



# Figure. 46. Circuit diagram showing connection of $R_{TUME}$ and $C_{TUNE}$ to tune the control loop of the module.

Recommended values of  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  for different output capacitor combinations are given in Tables 2 and 3. Table 3 shows the recommended values of  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  for

different values of ceramic output capacitors up to 1000uF that might be needed for an application to meet output ripple and noise requirements. Selecting  $R_{TUNE}$  and  $C_{TUNE}$  according to Table 3 will ensure stable operation of the module. In applications with tight output voltage limits in the presence of dynamic current loading, additional output capacitance will be required. Table 3 lists recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  in order to meet 2% output voltage deviation limits for some common output voltages in the presence of a 10A to 20A step change (50% of full load), with an input voltage of 12V.

Please contact your Lineage Power technical representative to obtain more details of this feature as well as for guidelines on how to select the right value of external R-C to tune the module for best transient performance and stable operation for other output capacitance values.

# Table 2. General recommended values of of $R_{\text{TUNE}}$ and $C_{\text{TUNE}}$ for Vin=12V and various external ceramic capacitor combinations.

| Со    | 2x47µF | 4x47μF | 6x47μF | 10x47µF | 20x47µF |
|-------|--------|--------|--------|---------|---------|
| RTUNE | 330    | 330    | 270    | 220     | 180     |
| CTUNE | 47pF   | 560pF  | 1200pF | 2200pF  | 4700pF  |

Table 3. Recommended values of  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  to obtain transient deviation of 2% of Vout for a 10A step load with Vin=12V.

|   | Vo            | 5V     | 3.3V                           | 2.5V                              | 1.8V                              | 1.2V                              | 0.6V                               |
|---|---------------|--------|--------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------------------------|
|   | Со            | 8x47µF | 5x47μF +<br>1x330μF<br>Polymer | 2x47µF<br>+<br>2x330µF<br>Polymer | 2x47µF<br>+<br>3x330µF<br>Polymer | 1x47μF<br>+<br>5x330μF<br>Polymer | 1x47μF<br>+<br>11x330μF<br>Polymer |
| F | <b>₹</b> TUNE | 220    | 220                            | 220                               | 220                               | 180                               | 180                                |
| C | Ctune         | 1500pF | 2200pF                         | 3300pF                            | 5600pF                            | 10nF                              | 47nF                               |
|   | ΔV            | 100mV  | 64mV                           | 49mV                              | 36mV                              | 24mV                              | 12mV                               |

Note: The capacitors used in the Tunable Loop tables are 47  $\mu\text{F}/3$  m $\Omega$  ESR ceramic and 330  $\mu\text{F}/12$  m $\Omega$  ESR polymer capacitors.

Specifications are subject to change without notice. It is responsibility of each customer to thoroughly test each product and part number under their unique parameters and environments to ensure a product will work properly and re





## **Thermal Considerations**

Power modules operate in a variety of thermal environments; however, sufficient cooling should always be provided to help ensure reliable operation.

Considerations include ambient temperature, airflow, module power dissipation, and the need for increased reliability. A reduction in the operating temperature of the module will result in an increase in reliability. The thermal data presented here is based on physical measurements taken in a wind tunnel. The test set-up is shown in Figure 48. The preferred airflow direction for the module is in Figure 49.



Figure 48. Thermal Test Setup.

The thermal reference points,  $T_{ref}$  used in the specifications are also shown in Figure 49. For reliable operation the temperatures at these points should not exceed 130°C. The output power of the module should not exceed the rated power of the module (Vo,set x Io,max).

Please refer to the Application Note "Thermal Characterization Process For Open-Frame Board-Mounted Power Modules" for a detailed discussion of thermal aspects including maximum device temperatures.



Figure 49. Preferred airflow direction and location of hotspot of the module (Tref).





## **Shock and Vibration**

The ruggedized (-D version) of the modules are designed to withstand elevated levels of shock and vibration to be able to operate in harsh environments. The ruggedized modules have been successfully tested to the following conditions:

#### Non operating random vibration:

Random vibration tests conducted at 25C, 10 to 2000Hz, for 30 minutes each level, starting from 30Grms (Z axis) and up to 50Grms (Z axis). The units were then subjected to two more tests of 50Grms at 30 minutes each for a total of 90 minutes.

#### Operating shock to 40G per Mil Std. 810F, Method 516.4 Procedure I:

The modules were tested in opposing directions along each of three orthogonal axes, with waveform and amplitude of the shock impulse characteristics as follows:

All shocks were half sine pulses, 11 milliseconds (ms) in duration in all 3 axes.

Units were tested to the Functional Shock Test of MIL-STD-810, Method 516.4, Procedure I - Figure 516.4-4. A shock magnitude of 40G was utilized. The operational units were subjected to three shocks in each direction along three axes for a total of eighteen shocks.

#### Operating vibration per Mil Std 810F, Method 514.5 Procedure I:

The ruggedized (-D version) modules are designed and tested to vibration levels as outlined in MIL-STD-810F, Method 514.5, and Procedure 1, using the Power Spectral Density (PSD) profiles as shown in Table 7 and Table 8 for all axes. Full compliance with performance specifications was required during the performance test. No damage was allowed to the module and full compliance to performance specifications was required when the endurance environment was removed. The module was tested per MIL-STD-810, Method 514.5, Procedure I, for functional (performance) and endurance random vibration using the performance and endurance levels shown in Table 7 and Table 8 for all axes. The performance test has been split, with one half accomplished before the endurance test and one half after the endurance test (in each axis). The duration of the performance test was at least 16 minutes total per axis and at least 120 minutes total per axis for the endurance test. The endurance test period was 2 hours minimum per axis.

| Tuble 7.1 enormance vibration Qualification - All Axes |                      |                |                      |                |                      |  |  |  |  |  |
|--------------------------------------------------------|----------------------|----------------|----------------------|----------------|----------------------|--|--|--|--|--|
| Frequency (Hz)                                         | PSD Level<br>(G2/Hz) | Frequency (Hz) | PSD Level<br>(G2/Hz) | Frequency (Hz) | PSD Level<br>(G2/Hz) |  |  |  |  |  |
| 10                                                     | 1.14E-03             | 170            | 2.54E-03             | 690            | 1.03E-03             |  |  |  |  |  |
| 30                                                     | 5.96E-03             | 230            | 3.70E-03             | 800            | 7.29E-03             |  |  |  |  |  |
| 40                                                     | 9.53E-04             | 290            | 7.99E-04             | 890            | 1.00E-03             |  |  |  |  |  |
| 50                                                     | 2.08E-03             | 340            | 1.12E-02             | 1070           | 2.67E-03             |  |  |  |  |  |
| 90                                                     | 2.08E-03             | 370            | 1.12E-02             | 1240           | 1.08E-03             |  |  |  |  |  |
| 110                                                    | 7.05E-04             | 430            | 8.84E-04             | 1550           | 2.54E-03             |  |  |  |  |  |
| 130                                                    | 5.00E-03             | 490            | 1.54E-03             | 1780           | 2.88E-03             |  |  |  |  |  |
| 140                                                    | 8.20E-04             | 560            | 5.62E-04             | 2000           | 5.62E-04             |  |  |  |  |  |

#### Table 7: Performance Vibration Qualification - All Axes

#### Table 8: Endurance Vibration Qualification - All Axes

| Frequency (Hz) | PSD Level<br>(G2/Hz) | Frequency (Hz) | PSD Level<br>(G2/Hz) | Frequency (Hz) | PSD Level<br>(G2/Hz) |  |  |  |
|----------------|----------------------|----------------|----------------------|----------------|----------------------|--|--|--|
| 10             | 0.00803              | 170            | 0.01795              | 690            | 0.00727              |  |  |  |
| 30             | 0.04216              | 230            | 0.02616              | 800            | 0.05155              |  |  |  |
| 40             | 0.00674              | 290            | 0.00565              | 890            | 0.00709              |  |  |  |
| 50             | 0.01468              | 340            | 0.07901              | 1070           | 0.01887              |  |  |  |
| 90             | 0.01468              | 370            | 0.07901              | 1240           | 0.00764              |  |  |  |
| 110            | 0.00498              | 430            | 0.00625              | 1550           | 0.01795              |  |  |  |
| 130            | 0.03536              | 490            | 0.01086              | 1780           | 0.02035              |  |  |  |
| 140            | 0.0058               | 560            | 0.00398              | 2000           | 0.00398              |  |  |  |



## **Example Application Circuit**

#### **Requirements:**

| Vin:   | 12V                                                    |
|--------|--------------------------------------------------------|
| Vout:  | 1.8V                                                   |
| lout:  | 15A max., worst case load transient is from 10A to 15A |
| ∆Vout: | 1.5% of Vout (27mV) for worst case load transient      |

Vin, ripple 1.5% of Vin (180mV, p-p)



| CI1   | Decoupling cap - 1x0.047µF/16V ceramic capacitor (e.g. Murata LLL185R71C473MA01)                 |
|-------|--------------------------------------------------------------------------------------------------|
| CI2   | 3x22µF/16V ceramic capacitor (e.g. Murata GRM32ER61C226KE20)                                     |
| CI3   | 47μF/16V bulk electrolytic                                                                       |
| CO1   | Decoupling cap - $1 \times 0.047 \mu$ F/16V ceramic capacitor (e.g. Murata LLL185R71C473MA01)    |
| CO2   | N.A.                                                                                             |
| CO3   | 3 x 330μF/6.3V Polymer (e.g. Sanyo Poscap)                                                       |
| CTune | 4700pF ceramic capacitor (can be 1206, 0805 or 0603 size)                                        |
| RTune | 330 ohms SMT resistor (can be 1206, 0805 or 0603 size)                                           |
| RTrim | $10 \text{k}\Omega$ SMT resistor (can be 1206, 0805 or 0603 size, recommended tolerance of 0.1%) |
|       |                                                                                                  |





## **Mechanical Outline**

Dimensions are in millimeters and (inches).

Tolerances: x.x mm  $\pm$  0.5 mm (x.xx in.  $\pm$  0.02 in.) [unless otherwise indicated]

x.xx mm  $\pm$  0.25 mm (x.xxx in  $\pm$  0.010 in.)



| PIN | FUNCTION | PIN | FUNCTION          |
|-----|----------|-----|-------------------|
| 1   | ON/OFF   | 10  | SYNC <sup>1</sup> |
| 2   | VIN      | 11  | NC                |
| 3   | SEQ      | 12  | NC                |
| 4   | GND      | 13  | NC                |
| 5   | TRIM     | 14  | SIG_GND           |
| 6   | VOUT     | 15  | NC                |
| 7   | VS+      | 16  | NC                |
| 8   | VS-      |     |                   |
| 9   | PG       |     |                   |

<sup>1</sup> If unused, connect to Ground.

ons are subject to change without notice. It is responsibility of each customer to thoroughly test each product and part number under their unique parameters and environments to ensure a product will work





## **Recommended Pad Layout**

Dimensions are in millimeters and (inches).

Tolerances: x.x mm  $\pm$  0.5 mm (x.xx in.  $\pm$  0.02 in.) [unless otherwise indicated]

x.xx mm ± 0.25 mm (x.xxx in ± 0.010 in.)



RECOMMENDED FOOTPRINT -THROUGH THE BOARD-

| PIN | FUNCTION | PIN | FUNCTION          |
|-----|----------|-----|-------------------|
| 1   | ON/OFF   | 10  | SYNC <sup>2</sup> |
| 2   | VIN      | 11  | NC                |
| 3   | SEQ      | 12  | NC                |
| 4   | GND      | 13  | NC                |
| 5   | TRIM     | 14  | SIG_GND           |
| 6   | VOUT     | 15  | NC                |
| 7   | VS+      | 16  | NC                |
| 8   | VS-      |     |                   |
| 9   | PG       |     |                   |

<sup>2</sup> If unused, connect to Ground.





## **Packaging Details**

The 12V Analog MicroDLynx<sup>™</sup> 20A modules are supplied in tape & reel as standard. Modules are shipped in quantities of 200 modules per reel.

All Dimensions are in millimeters and (in inches).







## **Surface Mount Information**

#### Pick and Place

The 20A Analog MicroDLynx<sup>™</sup> modules use an open frame construction and are designed for a fully automated assembly process. The modules are fitted with a label designed to provide a large surface area for pick and place operations. The label meets all the requirements for surface mount processing, as well as safety standards, and is able to withstand reflow temperatures of up to 300°C. The label also carries product information such as product code, serial number and the location of manufacture.

#### **Nozzle Recommendations**

The module weight has been kept to a minimum by using open frame construction. Variables such as nozzle size, tip style, vacuum pressure and placement speed should be considered to optimize this process. The minimum recommended inside nozzle diameter for reliable operation is 3mm. The maximum nozzle outer diameter, which will safely fit within the allowable component spacing, is 7 mm.

#### **Bottom Side / First Side Assembly**

This module is not recommended for assembly on the bottom side of a customer board. If such an assembly is attempted, components may fall off the module during the second reflow process.

#### Lead Free Soldering

The modules are lead-free (Pb-free) and RoHS compliant and fully compatible in a Pb-free soldering process. Failure to observe the instructions below may result in the failure of or cause damage to the modules and can adversely affect longterm reliability.

#### **Pb-free Reflow Profile**

Power Systems will comply with J-STD-020 Rev. C (Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices) for both Pb-free solder profiles and MSL classification procedures. This standard provides a recommended forced-air-convection reflow profile based on the volume and thickness of the package (table 4-2). The suggested Pb-free solder paste is Sn/Ag/Cu (SAC). For questions regarding Land grid array(LGA) soldering, solder volume; please contact Lineage Power for special manufacturing process instructions. The recommended linear reflow profile using Sn/Ag/Cu solder is shown in Fig. 50. Soldering outside of the recommended profile requires testing to verify results and performance.

#### **MSL Rating**

The 20A Analog MicroDLynx^TM modules have a MSL rating of 2a.

#### **Storage and Handling**

The recommended storage environment and handling procedures for moisture-sensitive surface mount packages is detailed in J-STD-033 Rev. A (Handling, Packing, Shipping and Use of Moisture/Reflow Sensitive Surface Mount Devices). Moisture barrier bags (MBB) with desiccant are required for MSL ratings of 2 or greater. These sealed packages should not be broken until time of use. Once the original package is broken, the floor life of the product at conditions of  $\leq$  30°C and 60% relative humidity varies according to the MSL rating (see J-STD-033A). The shelf life for dry packed SMT packages will be a minimum of 12 months from the bag seal date, when stored at the following conditions: < 40° C, < 90% relative humidity.



Figure 50. Recommended linear reflow profile using Sn/Ag/Cu solder.

#### Post Solder Cleaning and Drying Considerations

Post solder cleaning is usually the final circuit-board assembly process prior to electrical board testing. The result of inadequate cleaning and drying can affect both the reliability of a power module and the testability of the finished circuit-board assembly. For guidance on appropriate soldering, cleaning and drying procedures, refer to *Board Mounted Power Modules: Soldering and Cleaning* Application Note (AN04-001).





## **Ordering Information**

Please contact your GE Sales Representative for pricing, availability and optional features.

#### Table 9. Device Codes

| Device Code     | Input<br>Voltage Range | Output<br>Voltage | Output<br>Current | On/Off<br>Logic | Sequencing | Comcodes    |  |
|-----------------|------------------------|-------------------|-------------------|-----------------|------------|-------------|--|
| UDT020A0X3-SRZ  | 3 – 14.4Vdc            | 0.45 – 5.5Vdc     | 20A               | Negative        | Yes        | CC109159728 |  |
| UDT020A0X3-SRDZ | 3 – 14.4Vdc            | 0.45 – 5.5Vdc     | 20A               | Negative        | Yes        | CC109168745 |  |
| UDT020A0X43-SRZ | 3 – 14.4Vdc            | 0.45 – 5.5Vdc     | 20A               | Positive        | Yes        | CC109159736 |  |

-Z refers to RoHS compliant parts

#### Table 10. Coding Scheme

| Package<br>Identifier                 | Family                                     | Sequencing<br>Option                             | Output<br>current | Output voltage                | On/Off logic                           | Remot<br>e<br>Sense    | Oŗ                                               | tions                                                                                     | ROHS<br>Compliance |
|---------------------------------------|--------------------------------------------|--------------------------------------------------|-------------------|-------------------------------|----------------------------------------|------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------|
| U                                     | D                                          | т                                                | 020A0             | ×                             |                                        | 3                      | -SR                                              | -D                                                                                        | Z                  |
| P=Pico<br>U=Micro<br>M=Mega<br>G=Giga | D=Dlynx<br>Digital<br>V = DLynx<br>Analog. | T=with EZ<br>Sequence<br>X=without<br>sequencing | 20A               | X =<br>programmable<br>output | 4 = positive<br>No entry =<br>negative | 3 =<br>Remote<br>Sense | S =<br>Surface<br>Mount<br>R =<br>Tape &<br>Reel | D = 105°C<br>operating<br>ambient,<br>40G<br>operating<br>shock as<br>per MIL Std<br>810F | Z = ROHS6          |

**GE Digital Non-Isolated DC-DC products use technology licensed from Power-One, protected by US patents**: US20040246754, US200409219A1, US2004093533A1, US2004123164A1, US2004123167A1, US2004178780A1, US2004179382A1, US20050220324, US20050223252, US2005289373A1, US20060061214, US2006015616A1, US20060174145, US20070226526, US20070234095, US20070240000, US20080052551, US20080072080, US20080186006, US6741099, US6788036, US6936999, US6949916, US7000125, US7049798, US7068021, US7080265, US7249267, US7266709, US7315156, US7372682, US7373527, US7394445, US7456617, US7459892, US7493504, US7526660.

Outside the US the Power-One licensed technology is protected by patents: AU3287379AA, AU3287437AA, AU3290643AA, AU3291357AA, CN10371856C, CN10452610C, CN10458656C, CN10459360C, CN10459360C, CN10465848C, CN11069332A, CN11124619A, CN11346682A, CN1685299A, CN1685459A, CN1685582A, CN1685583A, CN1698023A, CN1802619A, EP1561156A1, EP1561268A2, EP1576710A1, EP1576711A1, EP1604254A4, EP1604264A4, EP174369A2, EP1745536A4, EP1769382A4, EP1899789A2, EP1984801A2, W004044718A1, W004045042A3, W004045042C1, W004062061A1, W004062062A1, W004070780A3, W004084390A3, W004084391A3, W005079227A3, W005081771A3, W006019569A3, W0020701584A3, W02007094935A3

